the pingable envelope generator (peg) from 4ms is a dual envelope generator whose envelope lengths are set by incoming clocks or "pings". the peg has full cv control of envelope shape, skew, and ping (clock)
division/multiplication, as well as a plethora of triggering and cycling options (ad, ar, quantization, cycle), and a tap tempo button for each channel.
features:
basics:
dual "pingable" envelope generator's total envelope time is set by a "ping"
tap tempo button or incoming clock sets the ping time
envelope time is a multiple or division of the ping time (from /8 to x8) set by ping div/mult knob and cv
curve knob and cv control the shape of the output envelope. various combinations of exponential, linear, logarithmic, and interpolated curves are available for the rise and fall portions. total envelope time
is maintained throughout any curve selection.
skew knob and cv control the ratio between rise and fall times without changing total envelope time
scaling/shifting:
scale knob is an attenuating inverter for main envelope output (maximum 0v to +10v non-inverted, and minimum -10v to 0v inverted).
bi-polar button centers main envelope output around 0v (-5v to +5v output)
"+5v env" jack is a non-scaling output that always produces a 0v to +5v envelope, regardless of scale and bi-polar settings
"or" jack outputs an analog or of the two scaled envelope curves. this outputs the highest value from either envelope at any given moment, taking into account the scale and bi-polar controls.
gate outputs:
end-of-rise (eor) gate output goes high when envelope finishes a rise portion, and goes low when envelope begins a rise portion
end-of-fall (eof) gate output goes high when envelope finishes a fall portion, and goes low when envelope begins a fall portion
jumper for each channel changes eor output to a half-rise gate output. the half-rise jack goes high when 50% of the time of the rise portion has elapsed, and goes low after 50% of the time of the fall portion.
using the skew parameter, this jack provides a variable phase gate output useful for quadrature effects and clock phase shifting and trigger delay effects. factory setting is eor for red channel, half-rise
for blue channel.
triggering/cycling:
cycle button for each channel forces envelope to self-cycle in sync with the ping clock (lfo mode). button lights up when in cycle mode.
"t" jack toggles the state of both channels' cycle button when a gate is applied
"qnt" jack for each channel triggers an envelope to start at the next quantized beat, with respect to the divided/multiplied ping clock. holding a gate high on this jack causes the envelope to repeat.
"async" jack for each channel causes an envelope to output immediately (asynchronously). holding a gate high results in an ar envelope (rise-sustain-fall). if cycle mode is enabled, the envelope will continue
to cycle at this new phase with respect to the ping clock. phase can be reset to being in sync with the ping clock by pressing the cycle button or applying a pulse to the qnt jack.
cv input jacks:
cv control of ping div/mult, skew, and curve using the cv jacks. respective knobs set the center offset for the applied cv
cv of 0-10v will modulate the parameter's full range however, a 0-5v cv will modulate the parameter within a very useful range.
module size:
the peg is 20hp and 1.6 inches (40mm) deep.
power consumption:
a jumper selects using +5v from the power supply, or generating +5v on-board from the +12v rail.
+12v rail: 59ma max with jumper selecting external 5v , 105ma max with jumper selecting internal 5v.
+5v rail: 38ma max with jumper selecting external 5v , not used (0ma) with jumper selecting internal 5v.
-12v rail: 34ma max